# Serial ATA International Organization

Version 1.1 10/12/2011

## Serial ATA Technical Proposal # 037 Title : Standard SATA Connector 3.3V Power Pin Assignments

This is an internal working document of the Serial ATA International Organization. As such, this is not a completed standard and has not been approved. The Serial ATA International Organization may modify the contents at any time. This document is made available for review and comment only.

Permission is granted to the Promoters, Contributors and Adopters of the Serial ATA International Organization to reproduce this document for the purposes of evolving the technical content for internal use only without further permission provided this notice is included. All other rights are reserved and may be covered by one or more Non Disclosure Agreements including the Serial ATA International Organization participant agreements. Any commercial or for-profit replication or republication is prohibited. Copyright © 2000-2011 Serial ATA International Organization. All rights reserved.

This Draft Specification is NOT the final version of the Specification and is subject to change without notice. A modified, final version of this Specification ("Final Specification") when approved by the Promoters will be made available for download at this Web Site: http://www.sata-io.org.

THIS DRAFT SPECIFICATION IS PROVIDED "AS IS" WITH NO WARRANTIES WHATSOEVER, INCLUDING ANY WARRANTY OF MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR ANY PARTICULAR PURPOSE OR ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION, OR SAMPLE. Except for the right to download for internal review, no license, express or implied, by estopple or otherwise, to any intellectual property rights is granted or intended hereunder.

THE PROMOTERS DISCLAIM ALL LIABILITY, INCLUDING LIABILITY FOR INFRINGEMENT OF ANY PROPRIETARY RIGHTS, RELATING TO USE OF INFORMATION IN THIS DRAFT SPECIFICATION. THE PROMOTERS DO NOT WARRANT OR REPRESENT THAT SUCH USE WILL NOT INFRINGE SUCH RIGHTS.

THIS DOCUMENT IS AN INTERMEDIATE DRAFT FOR COMMENT ONLY AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

\* Other brands and names are the property of their respective owners.

Copyright © 2000-2011 Serial ATA International Organization. All rights reserved.

## **Author Information**

| Author Name   | Company         | Email address        |
|---------------|-----------------|----------------------|
| Barry Olawsky | Hewlett Packard | barry.olawsky@hp.com |

## Workgroup Chair Information

| Workgroup (Phy, Digital,<br>etc) | Chairperson Name | Email address            |
|----------------------------------|------------------|--------------------------|
| CabCon                           | Frank Chu        | frank.chu@hitachigst.com |

## **Document History**

| Version | Date       | Comments                                                                                    |  |
|---------|------------|---------------------------------------------------------------------------------------------|--|
| 0       | 8/31/2011  | Initial release.                                                                            |  |
| 0.1     | 9/7/2011   | Modified text after 1 <sup>st</sup> week review                                             |  |
| 0.2     | 9/28/2011  | Addend comment for "obsolete" clarification                                                 |  |
| 0.3     | 10/5/2011  | Remove proposed changes to "obsolete" definition. Added changes to<br>"retired" definition. |  |
| 1.0     | 10/10/2011 | Incorporated additional changes to "retired" definition.                                    |  |
| 1.1     | 10/12/2011 | Editorial change to introductory paragraph. Changed "reserved" to "retired".                |  |
|         |            |                                                                                             |  |
|         |            |                                                                                             |  |
|         |            |                                                                                             |  |

### Introduction

The Standard SATA Connector (3.5-inch & 2.5-inch HDD) pin assignment table allocates 3.3V Power to pins P1 and P2 and 3.3V Power, Pre charge to pin 3. Industry usage of these pins for the intended purpose is limited to a small number of receptacles and Gen I devices. To repurpose these pins for a future use deemed necessary by the Serial ATA International Organization, these pins shall be reassigned as retired.

## **1** Technical Specification Changes

### 1.1 Section 6.1.3.2 Standard SATA Connector (3.5-inch & 2.5-inch HDD)

Table 3 details the pin names, types, and contact order of the two SATA plug options. A brief description is also included for signal, ground and power pins. There are total of 7 pins in the signal segment and 15 pins in the power segment.

|                                    | Name | Туре                                           | Description                                                       | Cable Usage <sup>2,</sup> | Backplane<br>Usage <sup>3</sup> |
|------------------------------------|------|------------------------------------------------|-------------------------------------------------------------------|---------------------------|---------------------------------|
|                                    | •    |                                                | Signal Segment Key                                                | •                         |                                 |
| Signal Segment                     | S1   | GND                                            |                                                                   | 1 <sup>st</sup> Mate      | 2 <sup>nd</sup> Mate            |
|                                    | S2   | A+                                             | Differential Signal Pair A                                        | 2 <sup>nd</sup> Mate      | 3 <sup>rd</sup> Mate            |
|                                    | S3   | A-                                             |                                                                   | 2 <sup>nd</sup> Mate      | 3 <sup>rd</sup> Mate            |
|                                    | S4   | GND                                            |                                                                   | 1 <sup>st</sup> Mate      | 2 <sup>nd</sup> Mate            |
|                                    | S5   | B-                                             | Differential Signal Pair B                                        | 2 <sup>nd</sup> Mate      | 3 <sup>rd</sup> Mate            |
| ign                                | S6   | B+                                             |                                                                   | 2 <sup>nd</sup> Mate      | 3 <sup>rd</sup> Mate            |
| S                                  | S7   | GND                                            |                                                                   | 1 <sup>st</sup> Mate      | 2 <sup>nd</sup> Mate            |
| Signal Segment "L"                 |      |                                                |                                                                   |                           |                                 |
| Central Connector Gap <sup>4</sup> |      |                                                |                                                                   |                           |                                 |
| Power Segment "L"                  |      |                                                |                                                                   |                           |                                 |
|                                    | P1   | <mark>¥<sub>33</sub>Retired<sup>5</sup></mark> | 3.3 V Power                                                       | 2 <sup>nd</sup> Mate      | 3 <sup>rd</sup> Mate            |
|                                    | P2   | <mark>¥<sub>33</sub>Retired<sup>5</sup></mark> | 3.3 V Power                                                       | 2 <sup>nd</sup> Mate      | 3 <sup>rd</sup> Mate            |
|                                    | P3   | <mark>¥<sub>33</sub>Retired<sup>5</sup></mark> | 3.3 V Power, Pre-charge                                           | 1 <sup>st</sup> Mate      | 2 <sup>nd</sup> Mate            |
|                                    | P4   | GND                                            |                                                                   | 1 <sup>st</sup> Mate      | 1 <sup>st</sup> Mate            |
|                                    | P5   | GND                                            |                                                                   | 1 <sup>st</sup> Mate      | 2 <sup>nd</sup> Mate            |
| ent                                | P6   | GND                                            |                                                                   | 1 <sup>st</sup> Mate      | 2 <sup>nd</sup> Mate            |
| Ĕ                                  | P7   | V <sub>5</sub>                                 | 5 V Power, Pre-charge                                             | 1 <sup>st</sup> Mate      | 2 <sup>nd</sup> Mate            |
| <u>j</u> ec                        | P8   | V <sub>5</sub>                                 | 5 V Power                                                         | 2 <sup>nd</sup> Mate      | 3 <sup>rd</sup> Mate            |
| 5                                  | P9   | V <sub>5</sub>                                 | 5 V Power                                                         | 2 <sup>nd</sup> Mate      | 3 <sup>rd</sup> Mate            |
| Power Segment                      | P10  | GND                                            |                                                                   | 1 <sup>st</sup> Mate      | 2 <sup>nd</sup> Mate            |
|                                    | P11  | DAS/DSS                                        | Device Activity Signal /<br>Disable Staggered Spinup <sup>1</sup> | 2 <sup>nd</sup> Mate      | 3 <sup>rd</sup> Mate            |
|                                    | P12  | GND                                            |                                                                   | 1 <sup>st</sup> Mate      | 1 <sup>st</sup> Mate            |
|                                    | P13  | V <sub>12</sub>                                | 12 V Power, Pre-charge                                            | 1 <sup>st</sup> Mate      | 2 <sup>nd</sup> Mate            |
|                                    | P14  | V <sub>12</sub>                                | 12 V Power                                                        | 2 <sup>nd</sup> Mate      | 3 <sup>rd</sup> Mate            |
|                                    | P15  | V <sub>12</sub>                                | 12 V Power                                                        | 2 <sup>nd</sup> Mate      | 3 <sup>rd</sup> Mate            |
|                                    |      |                                                | Power Segment Key                                                 |                           |                                 |

#### Table 1 – Signal and Power SATA Plug and Nominal Mate Sequence

#### NOTE:

1. The corresponding pin to be mated with P11 in the power cable receptacle connector shall always be grounded. For specific optional usage of pin P11 see section **Error! Reference source not found.** 

2. Although the mate order is shown, hot plugging is not supported when using the cable connector receptacle.

- 3. All mate sequences assume zero angular offset between connectors.
- 4. The signal segment and power segment may be separate.
- 5. <u>Previous versions of this specification assigned 3.3 V to pins P1, P2 and P3. In addition, device plug pins P1, P2 and P3 were required to be bused together.</u>

#### Mating Configuration Notes

• All pins are in a single row with 1.27 mm (.050") pitch

- All ground pins in the Serial ATA device plug power segment (connector pins P4, P5, P6, P10, and P12) shall be bussed together on the Serial ATA device.
- The connection between the Serial ATA device signal ground and power ground is vendor specific.
- The following sets of voltage pins in the Serial ATA device plug power segment shall be bussed together on the Serial ATA device:

| P1, P2, and P3    | 3.3 V power delivery and precharge |
|-------------------|------------------------------------|
| P7, P8, and P9    | 5 V power delivery and precharge   |
| P13, P14, and P15 | 12 V power delivery and precharge  |

#### 4.2.2.7 retired

A keyword indicating that the designated bits, bytes, fields, and code values or physical resources (such as pins on a connector) that had been defined in previous standards are not defined in this standard and may be reclaimed for other uses in future standards. Retired pins on a connector should be left not connected. If retired bits, bytes, fields, or code values or physical resources (such as pins on a connector) are utilized before they are reclaimed, they shall have the meaning or functionality as described in previous standards.